Přístupnostní navigace
E-přihláška
Vyhledávání Vyhledat Zavřít
Detail publikačního výsledku
SEKANINA, L.; MIKUŠEK, P.
Originální název
Analysis of Reconfigurable Logic Blocks for Evolvable Digital Architectures
Anglický název
Druh
Stať ve sborníku mimo WoS a Scopus
Originální abstrakt
In this paper we propose three small instances of a reconfigurable circuit and analyze their properties using the brute force method and evolutionary algorithm. Although proposed circuits are very similar, significant differences were demonstrated, namely in the number of unique designs they can implement, the sensitiveness of functions to the inversions in the configuration bitstream and the average number of generations needed to find a target function. These findings are quite unintuitive. Once important (sensitive) bits of the reconfigurable circuit are identified, evolutionary algorithm can incorporate this knowledge. We believe that the proposed type of analysis can help those designers who develop new reconfigurable circuits for evolvable hardware applications.
Anglický abstrakt
Klíčová slova
reconfigurable device, digital circuit, evolutionary design
Klíčová slova v angličtině
Autoři
Rok RIV
2010
Vydáno
30.03.2008
Nakladatel
Springer Verlag
Místo
Berlin
ISBN
978-3-540-78760-0
Kniha
Applications of Evolutionary Computing
Edice
Lecture Notes in Computer Science
Svazek
4974
Strany od
144
Strany do
153
Strany počet
10
URL
https://www.fit.vut.cz/research/publication/8591/
BibTex
@inproceedings{BUT34273, author="Lukáš {Sekanina} and Petr {Mikušek}", title="Analysis of Reconfigurable Logic Blocks for Evolvable Digital Architectures", booktitle="Applications of Evolutionary Computing", year="2008", series="Lecture Notes in Computer Science", volume="4974", pages="144--153", publisher="Springer Verlag", address="Berlin", isbn="978-3-540-78760-0", url="https://www.fit.vut.cz/research/publication/8591/" }
Dokumenty
49740144