Course detail
The Principles of Testable Design Synthesis
FIT-PTDAcad. year: 2015/2016
The course provides the state-of-the-art coverage in the field of digital systems testing and testable design. It deals with such diagnostic problems which must be solved by a digital circuit designer.
Language of instruction
Mode of study
Guarantor
Department
Learning outcomes of the course unit
Prerequisites
Co-requisites
Planned learning activities and teaching methods
Assesment methods and criteria linked to learning outcomes
Course curriculum
- Syllabus of lectures:
- The Principles of Digital System Synthesis, the Implementation of Testability Principles during the Synthesis.
- The Testability of a Digital Circuit, Controlability and Observability Concepts, Testability Measures.
- The Evolution of Digital Circuit Testing Methods – the Principles of Increasing Controlability/Observability Parameters of Internal Nodes.
- Test Points Techniques. The Implementation of Scan Registers to Increase Controlability/Observability
- Full Scan Methods: Serial Methods (LSSD, Scan Path, Scan Set), Parallel Methods (RAS, ARAS).
- Partial Scan Methods. The Utilisation of Full and Partial Scan Methods in Synthesis.
- PLA Testing, Testable PLA Synthesis.
- Built-in Self Test.
- Test Pattern Generator, Test Response Analyser.
- BIST Architectures, Hierarchical Structure of BIST Architectures.
- CSTP, BILBO.
- Self-checking design.
- Boundary Scan. Test of Connections.
Work placements
Aims
Specification of controlled education, way of implementation and compensation for absences
Recommended optional programme components
Prerequisites and corequisites
Basic literature
Recommended reading
Classification of course in study plans
Type of course unit
Lecture
Teacher / Lecturer
Syllabus
- The Principles of Digital System Synthesis, the Implementation of Testability Principles during the Synthesis.
- The Testability of a Digital Circuit, Controlability and Observability Concepts, Testability Measures.
- The Evolution of Digital Circuit Testing Methods – the Principles of Increasing Controlability/Observability Parameters of Internal Nodes.
- Test Points Techniques. The Implementation of Scan Registers to Increase Controlability/Observability
- Full Scan Methods: Serial Methods (LSSD, Scan Path, Scan Set), Parallel Methods (RAS, ARAS).
- Partial Scan Methods. The Utilisation of Full and Partial Scan Methods in Synthesis.
- PLA Testing, Testable PLA Synthesis.
- Built-in Self Test.
- Test Pattern Generator, Test Response Analyser.
- BIST Architectures, Hierarchical Structure of BIST Architectures.
- CSTP, BILBO.
- Self-checking design.
- Boundary Scan. Test of Connections.